#### **AP-580** ## APPLICATION NOTE Voltage Guidelines for Pentium® Processors with MMX<sup>TM</sup> Technology **June 1997** Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Peintum® processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from: Intel Corporation P.O. Box 7641 Mt. Prospect, IL 60056-7641 Mt. Prospect, IL 60056-764 or call 1-800-879-4683 or visit Intel's website at http:\\www.intel.com \*Third-party brands and names are the property of their respective owners. COPYRIGHT © INTEL CORPORATION, 1997 #### **CONTENTS** | PAGE | PAGE | |------------------------------------------------------------------------|----------------------------------------------------------------------------| | | TAKING VOLTAGE MEASUREMENTS13 1. Creating Worst-Case Transient Excursion13 | | 2.1. The Core and I/O Specification | 2. Measurement Technique | | .0. THE POWER SUPPLY8 3.1. Selecting an Accurate Power Supply Unit9 4. | 4.4.3. PROCEDURE C | | 3.2. Selecting an Accurate Voltage Regulator9 B1.0 | ). Linear and Switching Regulator<br>Solutions23 | | | ). Voltage Regulator Modules28 | | 3.6. Decoupling Recommendations | ). Decoupling Capacitors29 | #### 1.0. INTRODUCTION This document explains the voltage specifications, recommends solutions for supplying consistent power, and suggests validation techniques to ensure robust Pentium® processor with MMX<sup>TM</sup> technology-based systems. The Pentium processor with MMX technology uses a split power plane with separate voltage islands for the core and I/O. The split power plane has separate Vcc<sub>2</sub> pins connected to the core voltage island, while the Vcc<sub>3</sub> pins are connected to the I/O voltage island. This document contains guidelines for measuring Vcc noise levels on the Vcc<sub>2</sub> (2.8V) plane of the Pentium processor with MMX technology. The document outlines measurement procedures for a Pentium processor with MMX technology system running at 233 MHz. The Vcc<sub>2</sub> specification for the core is the 2.7V to 2.9V range. The Vcc<sub>3</sub> specification for the I/O voltage island uses the standard 3.3V range from 3.135V to 3.6V. For voltage transient measurement information on Pentium processors, refer to the application note, *Implementation Guidelines for Pentium® Processors with VRE Specifications*, Order Number 242687. This document contains six key sections: - 1. Section 2.0 discusses the core and I/O specifications. This chapter also gives an overview of some important system design and voltage measurement considerations associated with $V_{\rm CC}$ . The consequences of specification violations are also discussed. - Section 3.0 deals with the power supply and regulation. It contains voltage regulator and power supply recommendations to ensure a robust system design. In addition, this chapter contains detailed bulk and high-speed decoupling recommendations for Pentium processor designs. - Section 4.0 explains the proper measurement techniques to verify that systems meet their respective voltage specifications. These measurement techniques apply to all Pentium processors. Sample measurement results are shown in this chapter. - Appendix A provides information on how to obtain and use the recommended "stress" code for voltage noise measurements. - 5. Appendix B provides a list of third party vendors. These vendors include suppliers of regulators, resistors, capacitors, and sockets - Appendix C provides worksheets for recording measurements. #### 2.0. SPECIFICATIONS #### 2.1. The Core and I/O Specification The Pentium processor with MMX technology has a split power plane with the core operating at 2.8V and the I/O operating at 3.3V. The VCC2DET# pin defined on the Pentium processor with MMX technology is used to indicate to the voltage regulator the correct processor core voltage of 2.8V (Vcc2 plane). The I/O should meet the standard 3.3V specifications for the voltage supply requirements. Both the core and I/O have strict $V_{\rm CC}$ requirements and are very sensitive to voltage supply noise and transients. #### NOTE Any overshoot or undershoot beyond the voltage range (at a measurement bandwidth of 20 MHz) is outside specifications. Transient excursions beyond the specified voltage range may result in unstable system behavior. The measuring techniques are also specified in Section 4.0 and should be followed to ensure consistent and accurate measurements. The complete specifications shown above must be met to ensure a robust Pentium processor with MMX technology-based platform. All measurements must be made and guaranteed at the back of the motherboard at the processor socket pins. The voltage specifications assume an oscilloscope measurement bandwidth of 20 MHz. For complete measurement specifications, see Section 4.4. | Specifications | Specifications Core | | | | |----------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--| | Vcc | 2.7V to 2.9V<br>No overshoot or undershoot allowed. | 3.135V to 3.6V<br>No overshoot or undershoot allowed. | | | | Measurement | Measurements must be taken in accordant Section 4.4. Transients must be measured motherboard at the processor socket pins. | and guaranteed at the back of the | | | #### 2.1.1. THE SUPPLY VOLTAGE RANGE To compensate for the small transient tolerance, platforms must use accurate voltage regulators and adequate local decoupling capacitors. During worst-case transient conditions (transition into and out of Stop-Grant mode or HALT Power Down mode), current supplied to the processor can change by several amperes in tens of nanoseconds. Since power supply units and voltage regulators can, at best, respond in a time frame on the order of milliseconds, bulk decoupling capacitors are required to act as current reservoirs until the power supply unit or voltage regulators compensate for the new load. Due to the high-speed operation of the Pentium processor, high-frequency capacitors are also required to filter the excessive noise components. Failure to provide adequate power regulation during any transient conditions may result in undershoot and overshoot beyond the voltage specifications of the processor. Figure 1. The Core and I/O Voltage Specifications for Pentium® Processors with MMX™ Technology Figure 2. Rapid Fluctuations of System Power during Active Operation (BAPCo93\*) #### 2.2. Typical Application Behavior Poorly designed desktop and server systems will violate voltage specifications during normal operation. An unusual application instruction mix can cause large current spikes from clock cycle to clock cycle. Figure 2 shows the rapid fluctuations of system power during execution of a BAPCo93\* benchmark trace on the Pentium processor (BAPCo93 is a system benchmark used for measuring system performance). These quick transitions in current occur in a shorter time frame than that in which the power supply unit or voltage regulator may be able to respond. Worstcase transients occur during the transition into or out of a low power state. Figure 3 shows an oscilloscope trace of system using STPCLK# assertion/deassertion to enter/exit the Stop-Grant state. When STPCLK# is deasserted, the supply voltage "droops" due to ESL and ESR effects (see Section 3.6), and because the voltage regulator cannot respond quickly enough to the large, instantaneous change in current. Similarly, when STPCLK# is asserted, the system enters Stop-Grant state, and the supply voltage "surges" because of ESL/ESR effects and the large instantaneous changes in current. Droops and surges also occur in systems with proper decoupling, but to a lesser extent. The system also has high-frequency noise due to high operation speed of the internal core. #### NOTE Violating the voltage specifications by undershooting or overshooting the voltage range will result in unreliable and unstable behavior. The consequences of voltage specification violations are explained in the next section. In Section 3.0, recommended techniques for providing accurate regulation and proper decoupling to ensure a robust platform are reviewed. Figure 3. Voltage "Droop" and "Surge" when Toggling STPCLK# ## 2.3. Voltage Specification Violations Transient excursions outside of the specified voltage range may result in unstable system behavior. Excessive and sustained surges can cause hot electron related effects and compromise the reliability of the device. Transients may also cause timing violations, which in turn may lead to a failure in the system. We have seen instances of a system failure because of excessive $V_{\,\rm CC}$ transient noise. Extensive die probing experiments show the frequency components of noise that can be damped on a motherboard by adding decoupling capacitors. Data collected through these experiments showed that only noise components less than 20 MHz were reduced on the die by decoupling capacitors added externally. As a result, the recommended oscilloscope measurement bandwidth has been adjusted to 20 MHz (see Section 4.2 for details). #### 3.0. THE POWER SUPPLY Unless using a 2.8V power supply, supplying power to the 2.8V core of the Pentium processor with MMX technology requires a 5V to 2.8V voltage regulator or a 3.3V to 2.8V voltage regulator. The power supply pins on the Pentium processor with MMX technology are separated into Vcc2 and Vcc3 pins. These pins must be connected appropriately to the processor core voltage island and the processor I/O voltage island on the motherboard. The Pentium processor with MMX technology requires 6.5A at 2.8V (233 MHz) for its core from the supply voltage solution. The 3.3V I/O voltage has to be supplied by the system (either through the 3.3V power supply or through a 3.3V voltage regulator on the motherboard). Robust local decoupling must be provided to accommodate the transition to and from low-power modes. It is important to select the components for the voltage regulation circuitry to be as accurate as possible. As shown below, selecting accurate components will allow larger voltage transients. The Vcc<sub>2</sub> specification allows a total voltage budget of 200 mV. It is important to understand the voltage budget must include any deviation in the voltage regulator, the inaccuracy of its supporting components, and other non-ideal behavior of real components. When designing a platform, these DC factors must be subtracted from the total $V_{\rm CC}$ budget. The remaining allowance should be targeted when measuring the voltage transient (an example is shown in Section 4.5). It is important to select accurate voltage regulators and precise support components to allow maximum voltage transients. ## 3.1. Selecting an Accurate Power Supply Unit The power supply unit must provide a minimum setpoint equal to, or higher than, the minimum input voltage required by the regulator. Off-the-shelf 5V power supply units with a 5% accuracy specification can meet the typical 4.75V requirement of most regulators. Figure 4 shows that a 5V power supply unit with an accuracy of 10% may provide a setpoint as low as 4.5V and fail the minimum input requirement of a voltage regulator. If using a less accurate power supply unit, the minimum setpoint must be raised to meet or exceed the minimum input voltage required by the voltage regulator. If a voltage regulator requires an input voltage higher than 4.75V, consider choosing a more accurate power supply unit to raise the minimum setpoint. Sufficient decoupling must be provided between the power supply unit and the voltage regulator to minimize any noise. The disturbance on the 5V power supply unit may exceed the specification of TTL logic devices if the decoupling capacitance is insufficient. Figure 4. Setpoint Requirement of Power Supply for a 5V to 2.8V Voltage Regulator ## 3.2. Selecting an Accurate Voltage Regulator There are two types of voltage regulators: switching and linear. Switching regulators provide power by pulsing the voltages and currents to the load, thus resulting in lower heat dissipation and higher efficiency. Switching regulators are however generally more expensive and require more supporting components than linear regulators. Linear regulators essentially are voltage dividers and provide power by "dividing down" the 5V/3.3V inputs to 2.8V outputs. Linear regulators dissipate more power, but are less expensive and typically require only two additional (feedback) resistors. Unless the system has strict thermal requirements, linear regulators generally are suited for high-volume designs. Both types of regulators can meet the Vcc2 voltage range if they have accurate outputs and precise supporting components. Table 2 compares the two types of voltage regulators and shows that linear regulators are cheaper than switching regulators and also require less additional components, but dissipate more power. An inaccurate regulator leaves little room for transient tolerance. For example, $Vcc_2$ specifications allow a voltage regulator solution to deviate only $\pm 3.5$ percent (2.7V to 2.9V) from the nominal regulator setpoint of 2.8V. Static specifications such as line regulation, temperature drift, and the initial setpoint must be held to 1% if any transient is to be permitted at all. Table 3 shows sample voltage regulator module accuracy for a Pentium processor with MMX technology-based platform. Table 2. Comparison of Voltage Regulators | | Linear F | Regulator | Switching Regulator | | | | |---------------------------|-----------------------------------|-----------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--| | Characteristics (Typical) | 5V to 3.3V | 5V to 2.8V | 5V to 3.3V | 5V to 2.8V | | | | Maximum Efficiency | 67% | 56% | 95% | 90% | | | | Maximum Power Dissipation | 33% | 44% | 5% | 10% | | | | Supporting Components | 2 to 6<br>(feedback<br>resistors) | 2 to 6<br>(feedback<br>resistors) | 5 to 12<br>(feedback resistors,<br>MOSFET switches,<br>inductor, diode, caps) | 5 to 12<br>(feedback resistors,<br>MOSFET switches,<br>inductor, diode, caps) | | | | Approximate Total Cost | Moderate | Moderate | Moderately High | Moderately High | | | Table 3. Recommendations for Linear Voltage Regulator | Parameters | Total<br>Accuracy | Maximum<br>Deviation | |------------------------------------|-------------------|----------------------| | Voltage Regulator<br>Setpoint<br>+ | ±1.0% | ±28 mV | | Feedback Resistors<br>+ | ±0.2% | ±5.6 mV | | Thermal Drift, Aging Effects = | ±0.1%<br>= | ±2.8 mV | | Total Variation | ±1.3% | ±36.4 mV | Based on calculations in Section 4.5 for Table 3, the noise transient of the processor should not exceed ±63.6 mV (assuming the setpoint is 2.8V). There are direct tradeoffs between the accuracy of the regulator and the amount of local decoupling. Using a less accurate regulator requires more accurate dividing resistors and more decoupling. Conversely, using high-ESR, quick-aging capacitors necessitates accurate regulators. The next section recommends the bulk and high-speed decoupling required to ensure a robust Pentium processor with MMX technology-based platform. The recommendations were based on extensive simulations and empirical measurements. #### 3.3. Decoupling The small size of the processor core voltage island, its isolation from the motherboard power plane, and support of varied voltage requirements make proper decoupling of the island power plane voltage and ground plane essential. Appropriate decoupling capacitors are required on the voltage island near the processor to ensure that the processor voltage stays within specified limits during normal and transient conditions. There are two types of decoupling that need to be considered: bulk decoupling and high-frequency decoupling. #### 3.4. Bulk Decoupling For the processors supported on the flexible motherboard, the power consumption can transition from a low level to a much higher level (or vice versa) very rapidly. This can happen during normal program execution; however, a higher surge of current typically occurs when entering or exiting the Stogrant state. Another example is when executing a HALT instruction which causes the processor to enter the Power Down state, or transition from HALT back to the Normal state. (Note that the AutoHALT Power Down feature is always enabled even when other power management features are not implemented.) All of these examples may cause abrupt changes in the power consumed by the processor. As the voltage supply (regulator) cannot respond to a sudden load change instantaneously, bulk storage capacitors with low ESR (Effective Series Resistance) are required to maintain the regulated supply voltage during the interval that falls between the time the current load changes and the point that the regulated power supply output can react to the change in load. In order to reduce the ESR, it may be necessary to place several bulk storage capacitors in parallel. #### 3.5. High-Frequency Decoupling High-frequency decoupling is required to provide a short, low impedance path to high-frequency components such as high current spikes in order to minimize noise. The processor driving its large address and data buses at high frequencies can cause transient power surges, particularly when driving large capacitive loads. For high-frequency decoupling, low inductance capacitors and interconnects are recommended for best high-speed electrical performance. Inductance can be reduced by shortening circuit board traces between the processor and decoupling capacitors as much as possible. Surface mount capacitors are preferable, as capacitors with long leads add inductance to the circuit. The capacitors should be of RF grade, with low ESR and low inductance to reduce spikes. #### 3.6. Decoupling Recommendations Table 4 shows the processor decoupling recommendations for the flexible motherboard for both the processor core and I/O voltage islands. This is based on simulation and testing of the voltage transients from the processor and the effects of motherboard decoupling. Spice modeling (modeling worst case current transients including the processor package inductance, capacitance, routing, decoupling, voltage regulator output inductance, etc.) should be used to estimate the amount of decoupling capacitance required for the processor voltage island. It is advised that before committing to any change from the decoupling capacitor recommendation, the new solution be simulated for the variety of variables in components, temperature and lifetime degradation. | | Quantity | Value | ESR | ESL | Туре | |----------------------------------|----------|--------|---------------|------------------------|-------------------------| | Processor Core Voltage<br>Island | 4 | 100 μF | 25 mOhms (1) | 0.45 nH <sup>(3)</sup> | Tantalum | | | 25 | 1.0 µF | 0.6 mOhms (2) | 0.084 nH (4) | X7R dielectric, ceramic | | Processor I/O Voltage Island (5) | 12 | 0.1 μF | | | 603 Type | Table 4. Decoupling Recommendations for Processor Core and I/O Voltage Islands #### NOTES: - 1. ESR per capacitor should be less than 100 mOhms. - 2. ESR per capacitor should be less than 15 mOhms. - 3. ESL per capacitor (including 0.7 nH $\,$ Via inductance per capacitor) should be less than 2.7 nH. - 4. ESL per capacitor (including 0.7 nH Via inductance per capacitor) should be less than 2.1 nH. - 5. This does not include decoupling for components other than the processor in the 3.3V I/O voltage island. For bulk decoupling, tantalum capacitors are recommended over electrolytic capacitors. In general, electrolytic capacitors degrade at a much faster rate, are not as accurate, and are not as stable over temperature as tantalum capacitors. For high-speed decoupling in the processor core voltage island, low inductance, 1µF capacitors of X7R dielectric are recommended. These capacitors not only decouple the processor core for high-frequency noise but also control the voltage during very fast transients (less than 100 ns.) ## 3.7. Placement of Decoupling Capacitors Figure 5 shows an example of how the recommended processor decoupling capacitors shown in Table 4 would be placed on the respective voltage islands on the flexible motherboard. The bulk capacitors should be placed near the processor inside the voltage island to ensure that the supply voltage stays within specified limits during changes in the supply current during operation. The $1\mu F, X7R$ capacitors should be evenly distributed inside the processor core voltage island inside and around the processor footprint. Figure 5 also shows the twelve $0.1~\mu F$ capacitors evenly placed around the processor, close to the processor Vcc<sub>3</sub> pins inside the processor I/O voltage island. In this example, all the capacitors were placed on one side of the board. If components are assembled on both sides of the board, then these capacitors can be distributed between the top and bottom sides. If done this way, vias connecting the capacitor pads to the power and ground layer can be shared between the capacitors on the top and bottom sides. This can help reduce the total overall capacitor inductance. The traces connecting the vias to the capacitor pads should be kept as short as possible. In cases where it is difficult to reduce the length of the circuit board trace, the trace should be made wider so as to reduce the trace inductance. Figure 5. Example of Processor Decoupling Capacitor Placement ### 3.8. ESR and ESL: Why Less is Better Effective Series Resistance (ESR) and Effective Series Inductance (ESL) are elements of non-ideal behavior of real components. The ESR and ESL determine how quickly a capacitor can source current to regulate a new load. More importantly, the ESR must be low enough at high frequencies to not offset the desired filtering effects of bulk decoupling capacitors. For a given current transient, the voltage transient is proportional to the ESL and ESR. The use of capacitors with high ESR and ESL hence contributes to higher voltage transients and may cause overshooting or undershooting. Aluminum electrolytic capacitors degrade at a relatively low frequency. Low ESR tantalum caps can retain ESR specifications up to about 1 MHz to 10 MHz. Low ESR ceramic capacitors can retain ESR specifications up to 100 MHz. Do not reduce the quantity of capacitors shown in Table 4 if substituting with capacitors with a larger value. When placed in parallel, two 220 $\mu F$ tantalum capacitors may have higher ESR than four 100 $\mu F$ capacitors. Placing capacitors in parallel reduces the maximum overall ESR. Therefore, many caps in parallel may be required to ensure a low enough overall ESR. ## 4.0. TAKING VOLTAGE MEASUREMENTS ## 4.1. Creating Worst-Case Transient Excursion The recommendations for regulators and local decoupling can be validated by creating worst-case supply transient conditions and measuring accurately. Worst-case transients may be generated by toggling the STPCLK# and executing the "hi\_pwr2.exe" program on a Pentium processor with MMX technology (refer to Appendix A for an explanation of the "hi\_pwr2.exe" program). Table 5 contains a summary of the procedure explaining the steps for creating the worst-case transient conditions. Table 5. Summary for Creating Worst-Case Transient | Step | Action | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Α | Install 233 MHz Pentium® processor with MMX <sup>™</sup> technology. | | В | Set up the measurement system as described in Figure 9. | | С | Set oscilloscope as shown in Table 6 to obtain the voltage transient. | | D | Assert and deassert STPCLK#. | | E | Measure V <sub>CC</sub> as shown in Table 7 to obtain the voltage transient. The voltage transien must not overshoot 2.9V, or dip lower than 2.7V for Vcc <sub>2</sub> planes. | | F | Assert and deassert STPCLK# while the "hi_pwr2.exe" program is executing. Measure V <sub>CC</sub> transients as in Step Five. | #### 4.2. Measurement Technique All transient measurements must be taken at the back of the motherboard at the processor pins. Measuring transients at a different location will result in inaccurate readings. For accurate readings, all probe connections must be clean. Shorten the ground lead of the probe to minimize any extra inductance. Figure 6A proposes a solution by providing a short loop of wire around the ground shield of the probe. #### NOTE Figure 6B is an example of how not to perform measurements; the ground cable of the probe will add significant noise to the transient measurements. Table 6. Recommended Oscilloscope Settings to Capture Voltage Transients | Bandwidth | 20 MHz | |--------------------|-----------------------------------------| | Sampling Rate | ≥ 100 Million Samples /<br>Second | | Vertical Reading | ≤ 20 mV / division | | Horizontal Reading | ≥ 500 ns / division | | Display | Infinite Persistence /<br>Envelope Mode | The Pentium processor specifications outline a set of 12 pins for voltage measurements. The $Vcc_2/V_{SS}$ pairs to be measured are A17/B20, A7/B10, G1/K2, S1/V2, AC1/Z2, AN13/AM10. The $Vcc_3/V_{SS}$ pins that should be measured according to the specifications are AN21/AM18, AN29/AM26, AC37/Z36, U37/R36, L37/H36, A25/B28. These pins are a subset of all $V_{CC}/V_{SS}$ pairs, and hence should not be singled out when placing decoupling capacitors. The scope settings shown in Table 6 are recommended for accurate measurements. Extensive die probing experiments were performed on Pentium processors with MMX technology. These experiments concluded that any noise components less than 20 MHz could be reduced on die by decoupling capacitors added externally. Therefore, the measurement bandwidth of the scope should be set at Figure 6. Correct and Incorrect Probe Connections for Measuring Vcc Transients 20 MHz, although a probe with a bandwidth of at least 250 MHz should be used. This high bandwidth probe ensures a total effective bandwidth of 20 MHz. The trigger point should be set in the middle of the range and slowly moved to both the high and low ends of the voltage specification range. A vertical reading of 20 mV/division ensures an accurate reading and display of the transient waveform. The display should be set either on infinite persistence or envelope mode. The advantage of using infinite persistence as compared to envelope mode for this measurement is that random noise points can be ignored in infinite persistence readings. Envelope mode makes the display crispier and the cursor can be positioned more accurately. #### 4.3. STPCLK# Toggling It is necessary to assert and deassert the STPCLK# signal while executing the "hi\_pwr2.exe" program to create the worst-case transient conditions. Asserting the STPCLK# signal will place the processor into the Stop-Grant state (consuming about 15% of active current). Deasserting the STPCLK# signal will return the processor to the Normal state. To simulate actual system behavior, $V_{\rm CC}$ should be stabilized before asserting or deasserting STPCLK# as shown in Figure 7. Asserting and deasserting STPCLK# too rapidly may generate unrealistic voltage transients. There are no minimum time specifications required to stabilize $V_{\rm CC}$ since the estimated time is highly dependent on the system (length of current instruction, outstanding write cycles, response time of voltage regulator, and accuracy and quantity of decoupling). In general, STPCLK# should be asserted and deasserted at a rate of 200 Hz to 100 kHz. STPCLK# toggling is most easily accomplished using a standard function generator. Empirical measurements show that frequency variations from 200 Hz to 100 kHz do not impact V<sub>CC</sub> measurements. For ease of measurement, toggling the STPCLK# between those frequencies is recommended. For toggling the STPCLK# with a standard frequency generator, a square wave should be generated with 3.3V peak, and a duty cycle in the 25% to 75% range. If a function generator is not available, alternative means may be used for toggling the STPCLK#. Figure 8 illustrates a simple 555 Timer circuit which can be used to produce a square wave with its duty cycle determined by R2 and R1 and the frequency controlled by the capacitor C. - Duty Cycle = (R1 + R2) / (R1 + 2R2) \* 100 - Frequency = 1.44 / (R1 + 2 \* R2) / (R2 \* C) Empirical results have shown that the 555 timer is adequate at toggling the STPCLK#. Experiments done using the 555 timer circuitry have been successful in making accurate voltage transient measurements. Figure 7. Toggle STPCLK# when Vcc Transient has Settled Figure 8. 555 Timer Implementation for Toggling the STPCLK# ### 4.4. Step-by-Step Measurement Procedure The basic setup for measurements is shown in Figure 9. Connect a probe to Channel 1 of the oscilloscope for measuring at the processor pins located at the back of the board. $V_{CC}$ measurements for all transient analysis must be done at the back of the board and at the 12 pins noted in Section 4.2. The STPCLK# pin at the back of the board is soldered to a wire for ease of toggling the STPCLK#. Connect the Signal generator output to the soldered STPCLK# pin on the board using a 50 Ohm coaxial cable. The frequency generator should output a 3.3V peak signal with a 25% to 75% duty cycle. Connect another oscilloscope probe to the soldered STPCLK# pin wire (for trigger). Make sure not to ground this oscilloscope probe to the board ground, because this may cause excess noise. Instead, the probe ground can be wrapped around the probe ground shield such as shown in Figure 6. Then follow these basic instructions: - Calibrate the scope to set it to the desired settings as shown in Table 6. - Make sure the board powers up correctly. Measure the setpoint for V<sub>CC</sub> to ensure it is near 2.8V (2.7V to 2.9V). Use the oscilloscope or digital multi-meter for measurement. - 3. If the board powers up and the setpoint is unsatisfactory then recheck the setup for accuracy. If the setpoint is still not within the voltage specifications, refer to the Pentium® Processor Flexible Motherboard Design Guidelines (Order Number 243187). If the setpoint is satisfactory, test the 233 MHz Pentium processor with MMX technology in the following three settings: - a) At the MS-DOS prompt: measure the min/max voltage (for set point). Figure 9. Setup for Measuring VCC Transients at the Back of the Board - b) At the MS-DOS prompt and with STPCLK# toggling: measure the min/max voltage (for 2.8V VCC plane margining). - c) With the stress code (Hi\_pwr2.exe) running and the STPCLK# toggling; measure the min/max voltage (for corner cases of $V_{\rm CC}$ spikes and drops). Measure $V_{\rm CC}$ transients at the six $V_{\rm CC2}/V_{\rm SS}$ measurement pairs as discussed in Section 4.2. Tables for documenting these measurements are provided in Appendix C. The next section evaluates each of the measurement settings in significantly more detail. For each of the measurements, document the following for the Data Table in Appendix C. - Total $\Delta$ - Average V<sub>CC</sub> - Absolute Minimum Vcc<sub>c</sub> - Absolute Maximum V<sub>CC</sub> #### 4.4.1. PROCEDURE A At the MS-DOS prompt without the pulse generator connected to the STPCLK# pin, make sure the scope is set to the settings in Table 7 and is triggered at the STPCLK# edge. Measure the difference from the top of the $V_{\rm CC}$ / $V_{\rm SS}$ signal to the bottom as shown in the sample oscilloscope plot in Figure 10. The purpose of this measurement is to get the Min/Max voltage for setpoint. Fill in the table in Appendix C. Table 7. Measurement Technique Summary | Measurement Bandwidth | 20 MHz | |-----------------------|-------------------------------------------------------------------------------------------------------------| | Probe Bandwidth | > 250 MHz | | Board Location | At the back of the board, at Socket pins | | Pin Locations | 6 pins for Vcc <sub>2</sub> measurements (listed below)<br>A17/B20, A7/B10, G1/K2, S1/V2, AC1/Z2, AN13/AM10 | #### NOTES: 1. Signals should be attenuated by no more than 3 dB at 20 MHz and 6 dB at 40 MHz. Figure 10. Measuring Min/Max Voltage for Setpoint at MS-DOS\* Prompt #### 4.4.2. PROCEDURE B At the MS-DOS prompt with the pulse generator "on" and connected to STPCLK# for Vcc2 plane margining, make sure the scope is set to the setting in Table 7 and is triggered at each edge from the frequency generator. Measure the difference from the top of the surge to the bottom of the droop as shown in the sample oscilloscope plot in Figure 11. Document the following in the data table in Appendix C. Figure 11. Measuring Min/Max Voltage for Setpoint at MS-DOS\* Prompt with STPCLK# Toggling #### 4.4.3. PROCEDURE C With the pulse generator connected to STPCLK# and the stress test running (hi\_pwr2), make sure the scope is set to the settings in Table 7 and is triggered at STPCLK# edge from the frequency generator. Measure the difference from the top of the surge to the bottom of the droop as shown in the sample oscilloscope plot in Figure 12. This setting should give the worst case measurement. Complete the data table in Appendix C. ## 4.5. Evaluation of Measurement Results The Pentium processor with MMX technology Vcc<sub>2</sub> specification allows a total budget of 200 mV, ranging from 2.7V to 2.9V. However, it is important to realize that this voltage specification includes any deviation in the voltage regulator and its circuitry, as well as aging effects of these components as described in Section 3.0. There is a probability that these components may display less than accurate behavior. Therefore, a measurement delta of 200 mV is not considered passing (The setpoint may change, as well as the supporting components may display less than accurate behavior). For example, consider the numbers for a linear voltage regulator shown in Table 3. The voltage regulator setpoint, feedback resistor accuracy, and the thermal drift and aging effects combine together to use up $\pm 36.4 \text{ mV} \ (\pm 28 \text{ mV}, \pm 5.6 \text{ mV}, \pm 2.8 \text{ mV})$ of the ±100 mV range. This leaves a margin of only ±63.6V ([200 mV - $(\pm 36.4 * 2)] / 2$ ) for V<sub>CC</sub> transients. Therefore, a measured delta of 137.2 mV for V<sub>CC</sub> transients would surely constitute a stable system for the scenario in Table 3. Figure 12. Measuring Worst VCC Transients with STPCLK# Toggling and Stress Code Running ## APPENDIX A "Hi\_pwr2" CODE The hi\_pwr2.exe code is used for $V_{CC}$ transient analysis and to validate the processors thermal design for the Pentium processor with MMX technology. To get maximum current draw in the system, after the initial setup, the code runs a loop of instructions. An average Pentium processor with MMX technology in a typical system may dissipate slightly less power than the specification while executing this code. This is because Intel has allowed for process variations between wafers of processors, system variations, and test instrumentation guardbands. Since we can not be sure what power this code will draw in a particular customer system, the actual power drawn by the processor in the particular system should be measured. The file hi\_pwr2.exe contains a short loop of Intel Architecture intensive code. This code uses the most power of any stable, MS-DOS executable program that Intel has tested on Pentium processors with MMX technology. This code has been optimized for use only with Pentium processors with MMX technology. Any power testing on a Pentium processor without MMX technology should be done with hi\_pwr.exe (STR4Y) code. To use this code for V<sub>CC</sub> transient analysis: - Execute the code. - While the code is executing, toggle the STPCLK# signal (i.e. externally since the code itself will not toggle STPCLK#). - Measure the noise transients according to the methodology found in this application note. To use the code to validate a Pentium processor with MMX technology thermal design: - Execute the code and measure the power dissipation. - 2. If the processor power dissipation falls short of the maximum Thermal Design Power specification, the $V_{\rm CC}$ level may be increased (within its specified range) to attempt to reach the maximum value. - If the power dissipation still does not reach the specified maximum value, a thermal linear projection to the guaranteed worst case of the Thermal Design Power should be performed. Since this program runs in an infinite loop and disables all interrupts, a hard reboot of the system is necessary to exit out of the code. This program is copyrighted by Intel Corporation. To obtain the code, contact your local Intel Sales office. # APPENDIX B THIRD PARTY VENDOR COMPONENTS AND CONTACT LIST #### **B1.0.** Linear and Switching Regulator Solutions #### 2.8V/3.3V/VRE Linear Regulator Solutions | | | Ele | ctrical | | | | Availa | ability | | |----------------|-----------------------|---------------------|----------------------|----------------------------------|-----------------------|-----------------|----------------------|---------|------| | Vendor | Part<br>Vendor Number | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | I <sub>OUT</sub><br>(max)<br>(A) | Power<br>(max)<br>(W) | Remote<br>Sense | Package | Samp | Prod | | | CS5206 | 5 | 2.8 | 6 | 17 | No | TO-220/D2Pak | Now | Now | | Cherry | | 5 | 3.3/VRE | 6 | 20 | | | | | | | CS5207A | 5 | 2.8 | 7 | 20 | Yes | TO-220 | Now | Now | | | | 5 | 3.3/VRE | 7 | 23 | | | | | | | LT1575 | 3.3 | 2.8 | 10 | 5 | Yes | 8-pin SOIC | Now | Now | | | (+ ext<br>FET) | 5 | 2.8 | 10 | 22 | | | | | | | | 5 | 3.3/VRE | 10 | 27 | | | | | | Linear<br>Tech | LT1577 | 5 | 2.8 | 10 | 22 | Yes | 16-pin SOIC | Now | Now | | | (Dual) | 5 | 3.3/VRE | 10 | 27 | | | | | | | LT1580 | 5 | 2.8 | 7 | 15.4 | Yes | TO-220 | Now | Now | | | | 5 | 3.3/VRE | 7 | 11.9 | | | | | | | LT1584 | 5 | 2.8 | 7 | 15.4 | No | TO-220/TO-263 | Now | Now | | | | 5 | 3.3/VRE | 7 | 11.9 | | | | | | | LT1585A | 5 | 3.3 | 5 | 8.5 | No | TO-220/TO-263 | Now | Now | | | LX8384 | 5 | 3.3/VRE | 5 | 8.5 | No | TO-220/TO-263 | Now | Now | | Linfinity | LX8585 | 5 | 3.3/VRE | 4.6 | 7.82 | No | TO-220/TO-263 | Now | Now | | | LX8586 | 5 | 2.8 | 6 | 13.2 | No | TO-220/TO-247 | Now | Now | | | | 5 | 3.3/VRE | 3/VRE 6 10.2 | | | | | | | | LM2951 | 5 | 2.8 | 7 | 15.4 | No | SO-8 | Now | Now | | National | | 5 | 3.3/VRE | 7 | 11.9 | | | | | | | LM3411 | 5 | 3.3/VRE | 7 | 11.9 | No | SO-8/5-pin<br>SOT 23 | Now | Now | #### 2.8V/3.3V/VRE Linear Regulator Solutions (Cont'd) | | | | Electrical | | | | | Availability | | |----------|----------------|---------------------|----------------------|----------------------------|-----------------------|-----------------|---------------|--------------|------| | Vendor | Part<br>Number | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | I <sub>OUT</sub> (max) (A) | Power<br>(max)<br>(W) | Remote<br>Sense | Package | Samp | Prod | | Raytheon | RC5102 | 5 | 2.8 | 7 | 15.4 | Yes | 8-pin SOIC | Now | Now | | | (Dual) | 5 | 3.3/VRE | 7 | 11.9 | | | | | | | EZ1083/A | 5 | 2.8 | 7.5 | 16.5 | No | TO-220 or | Now | Now | | | | 5 | 3.3/VRE | 7.5 | 12.75 | | TO-247 | | | | | EZ1082 | 5 | 2.8 | 10 | 22.0 | No | TO-220 or | Now | Now | | | | 5 | 3.3/VRE | 10 | 17 | | TO-247 | | | | Semtech | EZ1584A | 5 | 2.8 | 7 | 15.4 | No | TO-220 | Now | Now | | | | 5 | 3.3/VRE | 7 | 11.9 | | | | | | | EZ1900 | 5 | 2.8 | 7 | 15.4 | No | 8-pin SOIC | Now | Now | | | (Dual) | 5 | 3.3/VRE | 7 | 11.9 | | | | | | | EZ1580 | 5 | 2.8 | 7 | 15.4 | Yes | 5-pin TO-220 | Now | Now | | | | 5 | 3.3/VRE | 7 | 11.9 | | | | | | | EZ1585D | 5 | 2.8 | 6 | 13.2 | No | TO-220 | Now | Now | | | | 5 | 3.3/VRE | 6 | 10.2 | | | | | | Unisem | US1080 | 5 | 2.8 | 8 | 17.6 | No | TO-220/TO-263 | Now | Now | | | | 5 | 3.3/VRE | 8 | 13.6 | | | | | #### 2.8V/3.3V/VRE Switching Regulator Solutions | | | Electrical | | | | Availa | ability | | | |-----------|-----------------------|------------------------|----------------------|----------------------------|-------------------------------------|-------------------------|------------------------------------------------|------|------| | Vendor | Part<br>Number | V <sub>IN</sub><br>(V) | V <sub>OUT</sub> (V) | I <sub>OUT</sub> (max) (A) | Solution<br>Efficiency<br>(Typical) | Number<br>of<br>MOSFETs | Package | Samp | Prod | | Raytheon | UCC3881 | | 3.3/VRE | | | | 16-pin SOIC or | | | | Cherry | CS5120 | 5 | 2.8 | 5.7 | 92% | 2 | 14-pin PDIP | Now | Now | | | | 5 | 3.3/VRE | 5.7 | 92% | | 14-pin SOIC | | | | | HIP5010 | 5 | 2.8 | 11 | 91% | 2 | 16-pin SOIC or | Now | Now | | | | 5 | 3.3/VRE | 11 | 95% | | 7-pin TO-220<br>or<br>7-pin D <sup>2</sup> Pak | | | | | HIP5011 | 5 | 2.8 | 11 | 91% | 2 | 16-pin SOIC or | Now | Now | | Harris | | 5 | 3.3/VRE | 11 | 95% | | 7-pin TO-220<br>or 7-pin D <sup>2</sup> Pak | | | | | HIP5010 | 5 | 2.8 | 6 | 89% | 2 | 7-pin TO-220 | Now | Now | | | | 5 | 3.3/VRE | 6 | 92% | | or 7-pin D²Pak | | | | | HIP5016 | 5 | 2.8 | 6 | 89% | 2 | 7-pin TO-220 | Now | Now | | | | 5 | 3.3/VRE | 6 | 92% | | or 7-pin D²Pak | | | | | LTC126<br>6 | 5 | 2.8 | 10 | 93% | 2 | 16-pin SOIC | Now | Now | | | | 5 | 3.3/VRE | 10 | 95% | | | | | | Linear | LTC143<br>0 | 5 | 2.8 | 15 | 93% | 2 | 16-pin SOIC or | Now | Now | | Tech | | 5 | 3.3 | 15 | 95% | | 8-pin SOIC | | | | | LTC143<br>5 | 5 | 2.8 | 10 | 93% | 2 | 16-pin SOIC | Now | Now | | | | 5 | 3.3/VRE | 10 | 95% | | | | | | Linfinity | LX1660/<br>1 | 5 | 2.8 | 12 | 85% | 2 | SO-16 | Now | Now | | | | 5 | 3.3/VRE | 12 | 85% | | | | | | | MAX797 | 5 | 2.8 | 10 | 88% | 2 | 16-pin SOIC | Now | Now | | Maxim | | 5 | 3.3/VRE | 10 | 88% | | | | | | | MAX798 | 5 | 2.8 | 10 | 88% | 2 | 16-pin SOIC | Now | Now | | | | 5 | 3.3/VRE | 10 | 88% | | | | | | National | LM3578<br>&<br>LM3411 | 5 | 3.3/VRE | 10 | 88% | 1 | SO-8 or<br>5-pin SOT23 | Now | Now | #### 2.8V/3.3V/VRE Switching Regulator Solutions (Cont'd) | | | Electrical | | | | Availa | bility | | | |-----------|------------------|------------------------|----------------------|----------------------|-------------------------------------|-------------------------|----------------|------|------| | Vendor | Part<br>Number | V <sub>IN</sub><br>(V) | V <sub>OUT</sub> (V) | lout<br>(max)<br>(A) | Solution<br>Efficiency<br>(Typical) | Number<br>of<br>MOSFETs | Package | Samp | Prod | | | RC5036<br>(Dual) | 5 | 2.8 | 10 | 87% | 2 | 16-pin SOIC | Now | Now | | | | 5 | 3.3/VRE | 5 | 89% | | | | | | Raytheon | RC5031 | 5 | 2.8 | 10 | 87% | 1 | 14-pin SOIC | Now | Now | | | | 5 | 3.3/VRE | 5 | 89% | | | | | | | RC5035<br>(Dual) | 5 | 2.8 | 10 | 87% | 2 | 16-pin SOIC | Now | Now | | | | 5 | 3.3/VRE | 5 | 89% | | | | | | | Si9140 | 5 | 2.8 | 6 | 90% | 2 | 16-pin SOIC | Now | Now | | Siliconix | | 5 | 3.3 | 6 | 90.5% | | | | | | | Si9145 | 5 | 2.8 | 6 | 82% | 1 | 16-pin SOIC or | Now | Now | | | | 5 | 3.3/VRE | 6 | 83% | | 16-pin TSSOP | | | | | UC3886 | 5 | 2.8 | 10 | 85% | 1 | 16-pin SOIC | Now | Now | | | | 5 | 3.3/VRE | 10 | 85% | | or 16-pin DIP | | | | | UCC388<br>1 | 5 | 2.8 | 10 | 85% | 1 | 16-pin SOIC | Now | Now | | Unitrode | | 5 | 3.3/VRE | 10 | 85% | | or 16-pin DIP | | | | | UCC388<br>0 | 5 | 2.8 | 10 | 85% | 1 | 20-pin SOIC | Now | Now | | | | 5 | 3.3/VRE | 10 | 85% | | or 20-pin DIP | | | | | UC3874 | 5 | 2.8 | 10 | 90% | 2 | 18-pin SOIC | Now | Now | | | | 5 | 3.3/VRE | 10 | 90% | | or 18-pin DIP | | | | Unisem | US2050 | 5 | 2.8 | 10 | 85% | 1 | 7-pin TO-220 | Now | Now | | | | 5 | 3.3/VRE | 10 | 85% | | or TO-263 | | | #### **On-Board Regulators** | Vendor | North America | Europe | Asia | Japan | | | | |----------------|--------------------------------------------|--------------------------------------------------|------------------------------------------------|------------------------------------------------|--|--|--| | | Dennis Gatano | | | | | | | | Cherry | Tel: (401) 886-3305<br>Fax: (401) 885-5786 | | | | | | | | | Dean Henderson | Robert Lahaye | Jason Lin | Masaru Agano | | | | | Harris | Tel: (919) 405-3603<br>Fax: (919) 405-3651 | Tel: (33) 1 346 54046<br>Fax: (33) 1 394-64054 | Tel: (886) 2 716 9310<br>Fax: (886) 2 715 3029 | Tel: (81) 3 3265 7571<br>Fax: (81) 3 3265 7575 | | | | | Linnan | Bob Scott | Fred Killinger | Dave C | Dave Quarrels | | | | | Linear<br>Tech | Tel: (408) 432-1900<br>Fax: (408) 434-0507 | Tel: (49) 89-9642550<br>Fax: (49) 89-963147 | | | | | | | | | Andrev | v Stewart | | | | | | Linfinity | | | 1) 898-8121<br>1) 893-2570 | | | | | | | David Timm | David Watson | Steve Huang | Tadi Kodairo | | | | | Maxim | Tel: (408) 737-7600<br>Fax: (408) 737-7194 | Tel: (44) 17 3430 3388<br>Fax: (44) 17 3430 5511 | Tel: (886) 2558 6801<br>Fax: (886) 2555 6348 | Tel: (81) 3 3232 6141<br>Fax: (81) 3 3232 6149 | | | | | | Venkatesh Shan | Werner Obermaier | Vincent Lin | Mark Kachmerak | | | | | National | Tel: (408) 721-3753<br>Fax: (408) 721-8763 | Tel: (49) 81 4135 1331<br>Fax: (49) 81 4135 1220 | Tel: (852) 2737 1616<br>Fax: (852) 2736 9931 | Tel: (81) 43 299 2373 | | | | | | David McIntyre | David Frye | Mike Wisnia | | | | | | Raytheon | Tel: (415) 966-7734 | | | | | | | | | Gene Krzwinski | Julian Foster | Kenn | y Pai | | | | | Semtech | Tel: (805) 498-2111 | | | | | | | | | Erik Ogren | Sean Montgomery | Serge Jaunay | Tony Grizelj | | | | | Siliconix | Tel: 408-970-5543<br>Fax: 408-567-8910 | Tel: (44) 344 485757<br>Fax: (44) 344 427371 | Tel: (852) 2378 9715<br>Fax: (852) 2375 5733 | Tel: (81) 3 5562 3321<br>Fax: (81) 3 5562 3316 | | | | | | John O'Connor | David Wells | Wilkie Wong | | | | | | Unitrode | | | -722-1101<br>-369-7596 | | | | | | | Reza Amirani | | | | | | | | Unisem | Tel: (714) 453-1008<br>Fax: (714) 453-8748 | | | | | | | #### **B2.0. Voltage Regulator Modules** | Vendor | North America | Europe | Asia | Japan | | | |----------|-----------------------------------------------|----------------------------------------------|--------|--------------------------|--|--| | | Leonard Kao | | | | | | | Ambit | Tel: (886) 35-7849575<br>Fax: (886) 35-782924 | | | | | | | | Larry Freeland | Rob Rix | Joe I | Navin | | | | Amp | Tel: (717) 780-6045 | | | | | | | | | Dave | Holmes | | | | | C-MAC | Tel: (407) 881-2321<br>Fax: (407) 881-2342 | | | | | | | | John Beckley | | | | | | | Corsair | Tel: (408) 559-1777<br>Fax: (408) 559-4294 | | | | | | | | Gene Krzywinski | Julian Foster | Kenr | y Pai | | | | Semtech | Tel: (805) 498-2111<br>Fax: (805) 498-3804 | Tel: (44) 592-773520<br>Fax: (44) 592-774781 | | 2 717 3389<br>2 713 0282 | | | | | David McIntyre David Frye Mike Wisnia | | | | | | | Raytheon | Tel: (415) 966-7734<br>Fax: (415) 966-7742 | Tel: 44 17 0566 5555<br>Fax: 44 17 0566 3355 | | 3406 5998<br>3406 5998 | | | | | Joseph Chang | | | | | | | VXI | Tel: (503) 652-7300<br>Fax: (503) 786-5011 | | | | | | #### **B3.0.** Decoupling Capacitors | Vendor | Part No. | Туре | North America | APAC | |-------------------------|-------------------|------------------|--------------------------------------------|------------------------------------------------| | | 40001/74051/4744 | 4 5 770 | | Steve Chan (Singapore) | | AVX | 1206YZ105KAT1A | 1 μF, X7S | Dennis Lienemann | Tel: (65) 258-2833<br>Fax: (65) 258-8221 | | | | | Tel: (803) 946-0616<br>Fax: (803) 946-6678 | K.J. Kim (Korea) | | | TPSD107K010R0100 | 100 μF, Tantalum | 1 ax. (000) 340 0070 | Tel: (82) 2-785-6504<br>Fax: (82) 2-784-5411 | | | | 1 μF, X7R | Dave Lopez | Bill Yu (Taiwan)<br>Nanco Electronics | | Johanson<br>Dielectrics | 160R18W105K4 | | Tel: (818) 364-9800<br>Fax: (818) 364-6100 | Tel: (886) 2-758-4650<br>Fax: (886) 2-729-4209 | | Dielectrics | | | NCTR (California only) | Sales Dept (Hong Kong) | | | | | Tel: (510) 624-8900 | Tel: (852) 765-3029<br>Fax: (852) 330-2560 | | | | | Fax: (510) 624-8905 | (** ) **** | | KEMET<br>Electronics | | | Richey-Cypress Elect. | Warren Marshall | | | T495X107K010AS | 100 μF, Tantalum | Tel: (408) 654-9100<br>Fax: (408) 566-0160 | Tel: (800) 421-7258<br>Fax: (714) 713-0129 | | | | | | Hong Kong | | Murata | GRM40X7R105J016 | 1 μF, X7R | Sales Department | Tel: (852) 782-2618<br>Fax: (852) 782-1545 | | Electronics | | | Tel: (770) 436-1300 | Korea | | | | | Fax: (770) 436-3030 | Tel: (82) 2-730-7605<br>Fax: (82) 2-739-5483 | | | | | | Taiwan | | | | | | Tel: (886) 2-562-4218<br>Fax: (886) 2-536-6721 | | | | | | Hong Kong | | TDK | CC1206HX7R105K | 1 μF, X7R/X7S | Sales Department | Tel: (852) 736-2238<br>Fax: (852) 736-2108 | | TDK | CC120011X71C1031C | | Tel: (847) 803-6100 | Korea | | | | | Fax: (847) 803-6296 | Tel: (82) 2-554-6633<br>Fax: (82) 2-712-6631 | | | | | | Taiwan | | | | | | Tel: (886) 2-712-5090<br>Fax: (886) 2-712-3090 | #### **APPENDIX C TEST RESULTS** These tables are provided for you to record your test results. #### At MS-DOS\* Prompt | Processor Points<br>V <sub>CC</sub> /V <sub>SS</sub> Pairs | Average V <sub>CC</sub><br>(Volts) | Minimum Droop<br>(V) | Maximum Surge<br>(V) | ∆ Total<br>(mV) | |------------------------------------------------------------|------------------------------------|----------------------|----------------------|-----------------| | A17/B20 | | | | | | A7/B10 | | | | | | G1/K2 | | | | | | S1/V2 | | | | | | AC1/C2 | | | | | | AN13/AM10 | | | | | #### In MS-DOS Mode with STPCLK# Toggling | Processor Points<br>V <sub>CC</sub> /V <sub>SS</sub> Pairs | Average V <sub>CC</sub><br>(Volts) | Minimum Droop<br>(V) | Maximum Surge<br>(V) | ∆ Total<br>(mV) | |------------------------------------------------------------|------------------------------------|----------------------|----------------------|-----------------| | A17/B20 | | | | | | A7/B10 | | | | | | G1/K2 | | | | | | S1/V2 | | | | | | AC1/C2 | | | | | | AN13/AM10 | | | | | #### Running Stress Code (hi\_pwr2) with STPCLK# Toggling | Processor Points<br>V <sub>CC</sub> /V <sub>SS</sub> Pairs | Average V <sub>CC</sub><br>(Volts) | Minimum Droop<br>(V) | Maximum Surge<br>(V) | ∆ Total<br>(mV) | |------------------------------------------------------------|------------------------------------|----------------------|----------------------|-----------------| | A17/B20 | | | | | | A7/B10 | | | | | | G1/K2 | | | | | | S1/V2 | | | | | | AC1/C2 | | | | | | AN13/AM10 | | | | |